

# **MICROPROCESSOR AND ORGANISATION OF 8085**

## **INTRODUCTION**

# **EVOLUTION OF MICROPROCESSOR**

Transistor was invented in 1948 (23 December 1947 in Bell lab). IC was invented in 1958 (Fair Child Semiconductors) By Texas Instruments J Kilby. The first microprocessor was invented by INTEL (Integrated Electronics).

# Size of the microprocessor – 4 bit

| Name               | Year of Invention                     | Clock speed | Number of transistors | Inst. per sec |
|--------------------|---------------------------------------|-------------|-----------------------|---------------|
| INTEL<br>4004/4040 | 1971 by Ted Hoff<br>and Stanley Mazor | 740 kHz     | 2300                  | 60,000        |

# Size of the microprocessor – 8 bit

| Name | Year of Invention         | Clock speed | Number of transistors | Inst. per sec                   |
|------|---------------------------|-------------|-----------------------|---------------------------------|
| 8008 | 1972                      | 500 kHz     | 3500                  | 50,000                          |
| 8080 | 1974                      | 2 MHz       | 6000                  | 10 times<br>faster than<br>8008 |
| 8085 | 1976 (16-bit address bus) | 3 MHz       | 6500                  | 769230                          |

Size of the microprocessor – 16 bit

| Name        | Year of Invention                                                                                                                           | Clock<br>speed                   | Number of transistors | Inst. per sec |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------|---------------|
| 8086        | 1978 (multiply and divide instruction, 16-bit data bus and 20-bit address bus)                                                              | 4.77<br>MHz, 8<br>MHz, 10<br>MHz | 29000                 | 2.5 Million   |
| 8088        | 1979 (cheaper version<br>of 8086 and 8-bit<br>external bus)                                                                                 |                                  |                       | 2.5 Million   |
| 80186/80188 | 1982 (80188 cheaper version of 80186, and additional components like interrupt controller, clock generator, local bus controller, counters) | 6 MHz                            |                       |               |
| 80286       | 1982 (data bus 16bit<br>and address bus 24<br>bit)                                                                                          | 8 MHz                            | 134000                | 4 Million     |

## Size of the microprocessor – 32 bit

| Name           | Year of Invention                                                                                        | Clock speed         | Number of transistors      | Inst. per sec                                                  |
|----------------|----------------------------------------------------------------------------------------------------------|---------------------|----------------------------|----------------------------------------------------------------|
| INTEL<br>80386 | 1986 (other<br>versions 80386DX,<br>80386SX, 80386SL<br>, and data bus 32-<br>bit address bus 32<br>bit) | 16 MHz – 33<br>MHz  | 275000                     |                                                                |
| INTEL<br>80486 | 1986 (other<br>versions 80486DX,<br>80486SX,<br>80486DX2,<br>80486DX4)                                   | 16 MHz –<br>100 MHz | 1.2 Million<br>transistors | 8 KB of<br>cache<br>memory                                     |
| PENTIUM        | 1993                                                                                                     | 66 MHz              |                            | Cache<br>memory 8 bit<br>for<br>instructions 8<br>bit for data |

## Size of the microprocessor – 64 bit

| Name            | Year of Invention               | Clock speed  | Number of transistors | Inst. per sec         |
|-----------------|---------------------------------|--------------|-----------------------|-----------------------|
| INTEL core<br>2 | 2006 (other versions core2 duo, |              |                       | 64 KB of L1 cache per |
|                 | core2 quad, core2               | 1.2 GHz to 3 | 291 Million           | core 4 MB of          |
|                 | extreme)                        | GHz          | transistors           | L2 cache              |
| i3, i5, i7      | 2007, 2009, 2010                | 2.2GHz -     |                       |                       |
|                 |                                 | 3.3GHz,      |                       |                       |
|                 |                                 | 2.4GHz –     |                       |                       |
|                 |                                 | 3.6GHz,      |                       |                       |
|                 |                                 | 2.93GHz –    |                       |                       |
|                 |                                 | 3.33GHz      |                       |                       |

## **Generations of microprocessors:**

## 1. First-generation –

From 1971 to 1972 the era of the first generation came which brought microprocessors like INTEL 4004 Rockwell international PPS-4 INTEL 8008 etc.

## 2. Second generation -

The second generation marked the development of 8-bit microprocessors from 1973 to 1978. Processors like INTEL 8085 Motorola 6800 and 6801 etc came into existence.

#### 3. Third generation –

The third generation brought forward the 16-bit processors like INTEL 8086/80186/80286 Motorola 68000 68010 etc. From 1979 to 1980 this generation used the HMOS technology.

## 4. Fourth generation -

The fourth-generation came into existence from 1981 to 1995. The 32-bit processors using HMOS fabrication came into existence. INTEL 80386 and Motorola 68020 are some of the popular processors of this generation.

## 5. Fifth-generation -

From 1995 till now we are in the fifth generation. 64-bit processors like PENTIUM, Celeron, dual, quad, and octa-core processors came into existence.

## What is microprocessor?

Microprocessor is a controlling unit of a micro-computer, fabricated on a small chip capable of performing ALU (Arithmetic Logical Unit) operations and communicating with the other devices connected to it.

Microprocessor consists of an ALU, register array, and a control unit. ALU performs arithmetical and logical operations on the data received from the memory or an input device. Register array consists of registers identified by letters like B, C, D, E, H, L and accumulator. The control unit controls the flow of data and instructions within the computer.

Microprocessor is a logical multipurpose and multiprogrammable device that reads binary instruction from the memory and accepts binary data as input and processes the data as per the instruction.

## **Features of a Microprocessor**

Here is a list of some of the most prominent features of any microprocessor -

- Cost-effective The microprocessor chips are available at low prices and results its low cost.
- **Size** The microprocessor is of small size chip, hence is portable.
- Low Power Consumption Microprocessors are manufactured by using metaloxide semiconductor technology, which has low power consumption.
- **Versatility** The microprocessors are versatile as we can use the same chip in a number of applications by configuring the software program.
- Reliability The failure rate of an IC in microprocessors is very low, hence it is reliable.

•

#### **GENERIC MICROPROCESSOR**



Fig: Generic diagram

CPU: Central processing unit

ALU: Arithmetic logic unit

REG: register

# 1) CPU: Central processing unit

CPU is the brain of your computer system. It's function is to execute the program and control the operations of all the components of the computer system.

## 2) ALU: Arithmetic logic unit

It performs all the arithmetic and logical calculations. It is used to perform mathematical operations like: addition, multiplication, subtraction, division, decrement, increment, etc.

## 3) Timing and Control unit

It generates control signals necessary for execution of instructions. It controls the entire operation of the computer system. Timing signals are provided for operations to be performed by other parts of your computer system.

## 4) REG: Register

Accumulator is used to perform input-output, arithmetic and logical operations. It is connected to ALU and internal data bus.

General purpose registers: There are 6 general purpose registers which hold 8 bit values. These 8 bit registers are B,C,D,E,H and L. These registers work as 16-bit registers when they work in pair like B-C, D-E, H-L.

#### **How does a Microprocessor Work?**

The microprocessor follows a sequence: Fetch, Decode, and then Execute.

Initially, the instructions are stored in the memory in a sequential order. The microprocessor fetches those instructions from the memory, then decodes it and executes those instructions till STOP instruction is reached. Later, it sends the result in binary to the output port. Between these processes, the register stores the temporarily data and ALU performs the computing functions.

## List of Terms Used in a Microprocessor

Here is a list of some of the frequently used terms in a microprocessor -

- Instruction Set It is the set of instructions that the microprocessor can understand.
- **Bandwidth** It is the number of bits processed in a single instruction.

- Clock Speed It determines the number of operations per second the processor can perform. It is expressed in megahertz (MHz) or gigahertz (GHz). It is also known as Clock Rate.
- Word Length It depends upon the width of internal data bus, registers, ALU, etc. An 8-bit microprocessor can process 8-bit data at a time. The word length ranges from 4 bits to 64 bits depending upon the type of the microcomputer.
- Data Types The microprocessor has multiple data type formats like binary, BCD, ASCII, signed and unsigned numbers.

## **THE 8085 MICROPROCESSOR**

The 8085A is a NMOS chip with 40 pin package and it is an 8-bit microprocessor suitable for a wide range of applications and it is ideal microprocessor to study because its basic architecture is used in more advanced microprocessors. The Intel's microprocessor 8085 chip has selected to understand hardware of the common microprocessor and to illustrate and to illustrate the assembly language program.



#### **FEATURES OF 8085**

- 1. The Intel microprocessor 8085 is an 8-bit microprocessor 8-bit data bus width. This indicates that 1 byte (8-bit) data can be transferred on this bus.
- 2. This 8085 chip is available in a 40 pin plastic ceramic (DIP) package.
- 3. The address bus is 16-bit that means it can address 64 K bytes. The address bus is divided into two groups as
  - (a) The least significant bits of address are transmitted on the same eight lines of the data bus therefore it is called of data/address bus. This method of using common eight lines for both data and address transmission is known as "multiplexed bus", (multiplexer means many into one here it is two into one).
    - The advantage of multiplexed bus is no of pins are minimised from 16 to 8.
  - (b) Most significant bits of address are transmitted on address bus  $(A_8 A_{15})$ . Since microprocessor 8085 has 16 bit =  $(2^{16})$  = 64 Kbytes memory locations can be accessed. Each memory location is of 1 byte that is 8-bit wide. In 8085 to select external memory or I/O device, I/O mapped, I/O system is used.
- The instruction set of 8085 consists of 74 instructions.

#### INTERNAL BLOCK DIAGRAM OF 8085 MICROPROCESSOR



## 1) Three Bus Structure

There are 2 I/O bus as 8-bit data bus( $D_0$ - $D_7$ ) and 16 bit address bus (A0-A15). AD $_0$ -AD $_7$  bus is address/data multiplexed bus and A $_8$ -A $_{15}$  are only functioning as address bus. Address bus carries address in one direction i.e from CPU to RAM(unidirectional). The main purpose of address bus is to find the address of the memory location where the data has to be written or read from. The multiplexed address and data bus carries both data as well as address from and to the CPU and various other components hence it is bidirectional.

Control bus is not labelled in the diagram but various control signals are transferred to different blocks.

# 2) Registers

There are different registers used for different purposes as

## I) 8- bit General purpose registers

| 1. | Accumulator  | 8 bit |
|----|--------------|-------|
| 2. | Register - B | 8 bit |
| 3. | Register - C | 8 bit |
| 4. | Register - D | 8 bit |

| 5. | Register - E       | 8 bit |
|----|--------------------|-------|
| 6. | Register - H       | 8 bit |
| 7. | Register - L       | 8 bit |
| 8. | Temporary Register | 8 bit |
| 9. | Flag Register      | 8 bit |

Accumulator along with flag register is known as Program Status Word(PSW)

## II) 16-Bit Special Registers

| 1. | Program Counter     | 16 bit |
|----|---------------------|--------|
| 2. | Stack Pointer       | 16 bit |
| 3. | Increment-Decrement | 16 bit |

Here register B,C,D,E,H and L can be used as 16-bit registers in pairs as register pair B-C, register D-E, register pair H-L.

# Note: 16 bit register pair cannot be used as B-E or D-L.

- 1) Accumulator: Accumulator is used to perform I/O operations, arithmetic operations like addition, subtraction etc and logical operations like AND, EX-OR etc. One of the operands is stored in accumulator. It is connected to ALU and internal data bus.
- 2) General purpose registers: There are 6 8-bit general purpose registers. These registers can hold 8 bit values. These 8-bit registers are B,C,D,E,H,L. These registers work as 16-bit registers when they work in pair like: B-C, D-E, H-L. The higher MSB 8-bits are stored in first register from the register pair i.e B,D,H and lower LSB 8-bits are stored in other register from the register pair i.e. C,E,L.

Example: A number C050H is to be stored in D-E register pair then C0 is stored in register D and number 50 will be stored in register E.

NUMBER: C050H

| C0 (MSB: MOST SIGNIFICANT BIT) | 50 (LSB: LEAST SIGNIFICANT BIT) |
|--------------------------------|---------------------------------|
|                                |                                 |
| REGISTER PAIR: D-E             |                                 |
| C0 (Stored in register D)      | 50 (Stored in register E)       |

While using these memory locations in assembly language programs they have to be written in the opcode list as 50C0 because the processor reads the LSB bit first and then the MSB bit.

**Temporary Register:** The temporary register is the 8-bit register that holds data values during arithmetic and logical operations.

## III) ARITHMETIC LOGIC UNIT (ALU)

It is an 8-bit unit where arithmetic and logical operations are carried out. The ALU consists of binary adder it performs only binary addition and subtraction by the 2's complement addition method. Accumulator, I/O device, memory etc, supplies data. After performing the operation it sets the flags according to the nature of resulting answer. If answer is zero then it sets zero (Z) flag. Detail explanation of flags is given below.



Fig. (1.8) ALU Circuit

# **IV) FLAGS**

These are single bit status registers (Flip-flops) operated by ALU. The flags are either set or reset according to the answer produced by ALU. It is important because flags are examined in conditional instructions like "JMP" and "CALL".

There are five flags:

- 1) Sign Flag (S), 2) Zero flag (Z), 3) Auxiliary carry Flag (AC),
- 4) Parity Flag (P), 5) Carry Flag (CY),



Fig. (1.9) Flag Register

| Condition and Code |      | Flag 0 = Reset, 1 = Set               |
|--------------------|------|---------------------------------------|
| Not Zero           | (NZ) | Z = 0                                 |
| Zero               | (Z)  | Z = 1                                 |
| No carry           | (NC) | CY = 0                                |
| Carry present      | (C)  | CY = 1                                |
| Parity Odd         | (PO) | P = 0                                 |
| Parity Even        | (PE) | P = 1                                 |
| Plus               | (P)  | $S = 0$ and when $D_7$ bit of Acc = 0 |
| Minus              | (M)  | $S = 1$ and when $D_7$ bit of Acc = 1 |

With instruction STC carry flag is directly set. In table illustrates different conditions of ALU result and in status of flags affected.

After execution of arithmetic operation programs status word (PSW) is formed. It contains accumulator with flag.

## V) PROGRAM COUNTER (PC)

Program Counter holds the address value of the memory to the next instruction that is to be executed. It is a 16-bit register.

**For Example:** Suppose current value of Program Counter: [PC] = 4000H (It means that next executing instruction is at location 4000H.After fetching, program counter(PC) always increments by +1 for fetching of next instruction.) So after increment the value of program counter will be 4001H.

## VI) STACK POINTER (SP)

It works like a stack. In stack, the content of the register is stored that is later used in the program. It is a 16-bit special register. The stack pointer is part of memory but it is part of Stack operations, unlike random memory access. Stack pointer works in a continuous and contiguous part of the memory. Whereas Program Counter(PC) works in random memory locations. This pointer is very useful in stack-related operations like **PUSH**, **POP**, **and nested CALL requests** initiated by Microprocessor. It reserves the address of the most recent stack entry.

## VII) INCREMENT-DECREMENT

It is a 165 bit register. It is used to add or subtract 1 from the contents of the program counter or the stack pointer.

## **VIII) INSTRUCTION DECODER**

It is a 8-bit register that holds the instruction code that is being decoded. The instruction is fetched from the memory.

#### XI) TIMING AND CONTROL UNIT

The timing and control unit comes under the CPU section, and it controls the flow of data from the CPU to other devices. It is also used to control the operations performed by the microprocessor and the devices connected to it. There are certain timing and control signals like Control signals, DMA Signals, RESET signals and Status signals.

#### X) INTERRUPT CONTROL:

Whenever a microprocessor is executing the main program and if suddenly an interrupt occurs, the microprocessor shifts the control from the main program to process the incoming request. After the request is completed, the control goes back to the main program. There are 5 interrupt signals in 8085 microprocessors: INTR, TRAP, RST 7.5, RST 6.5, and RST 5.5.

**Priorities of Interrupts:** TRAP > RST 7.5 > RST 6.5 > RST 5.5 > INTR

#### INTERRUPTS

Whenever a microprocessor is executing the main program and if suddenly an interrupt occurs, the microprocessor shifts the control from the main program to process the incoming request. After the request is completed, the control goes back to the main program.

There are 5 interrupt signals in 8085 microprocessors: INTR, TRAP, RST 7.5, RST 6.5, and RST 5.5.

- 1. **TRAP:** The TRAP interrupt is a non-maskable interrupt that is generated by an external device, such as a power failure or a hardware malfunction. The TRAP interrupt has the highest priority and cannot be disabled.
- 2. **RST 7.5:** The RST 7.5 interrupt is a maskable interrupt that is generated by a software instruction. It has the second highest priority.
- 3. **RST 6.5:** The RST 6.5 interrupt is a maskable interrupt that is generated by a software instruction. It has the third highest priority.
- 4. **RST 5.5:** The RST 5.5 interrupt is a maskable interrupt that is generated by a software instruction. It has the fourth highest priority.
- INTR: The INTR interrupt is a maskable interrupt that is generated by an external device, such as a keyboard or a mouse. It has the lowest priority and can be disabled.

# Interrupts can be classified into various categories based on different parameters:

## **Category 1: Hardware and Software interrupts**

## 1) Hardware interrupt

When microprocessors receive interrupt signals through pins (hardware) of microprocessor, they are known as Hardware Interrupts. There are 5 Hardware Interrupts in 8085 microprocessor. They are – INTR, RST 7.5, RST 6.5, RST 5.5, TRAP.

# 2) Software interrupt

Software Interrupts are those which are inserted in between the program which means these are mnemonics of microprocessor. There are 8 software interrupts in 8085 microprocessor. They are – RST 0, RST 1, RST 2, RST 3, RST 4, RST 5, RST 6, RST 7.

# Category 2: Vectored and Non-vectored interrupts

#### 1) Vectored Interrupts

Vectored Interrupts are those which have fixed vector address (starting address of sub-routine) and after executing these, program control is transferred to that address.

| INTERRUPT      | VECTOR ADDRESS |
|----------------|----------------|
| TRAP (RST 4.5) | 24 H           |
| RST 5.5        | 2C H           |
| RST 6.5        | 34 H           |
| RST 7.5        | 3C H           |

For Software interrupts vector addresses are given by:

| INTERRUPT | VECTOR ADDRESS |
|-----------|----------------|
| RST 0     | 00 H           |
| RST 1     | 08 H           |
| RST 2     | 10 H           |
| RST 3     | 18 H           |
| RST 4     | 20 H           |
| RST 5     | 28 H           |
| RST 6     | 30 H           |
| RST 7     | 38 H           |

## 2) Non-vectored interrupts

Non-Vectored Interrupts are those in which vector address is not predefined. The interrupting device gives the address of sub-routine for these interrupts. INTR is the only non-vectored interrupt in 8085 microprocessor.

## Category 3: Maskable and Non-Maskable Interrupts

- 1) Maskable Interrupts Maskable Interrupts are those which can be disabled or ignored by the microprocessor. These interrupts are either edge-triggered or level-triggered, so they can be disabled. INTR, RST 7.5, RST 6.5, RST 5.5 are maskable interrupts in 8085 microprocessor.
- 2) Non-Maskable Interrupts- Non-Maskable Interrupts are those which cannot be disabled or ignored by microprocessor. TRAP is a non-maskable interrupt. It consists of both level as well as edge triggering and is used in critical power failure conditions.

**Priority of Interrupts** – When microprocessor receives multiple interrupt requests simultaneously, it will execute the interrupt service request (ISR) according to the priority of the interrupts.



#### FUNCTIONAL PIN DIAGRAM OF 8085 MICROPROCESSOR

The pin diagram of 8085 is illustrated by fig. (1.4) and its brief functional description is given in table

- 1)  $A_{D0}-A_{D7}$  As shown in the pin diagram of 8085 has address/data multiplexed bus pins  $A_{D0}-A_{D7}$  and other address bus pins are  $A_8-A_{15}$ .
- 2) +Vcc and Vss- Supply connections are given across pins + Vcc and Vss ground + 5V fixed.



The pins of a 8085 microprocessor can be classified into seven groups -

## Address bus

 $A_8$ - $A_{15}$  it carries the most significant 8-bits of memory/IO address.

#### Data bus

AD<sub>0</sub>-AD<sub>7</sub>, it carries the least significant 8-bit address and data bus.

## Control and status signals

These signals are used to identify the nature of operation. There are 3 control signal and 3 status signals.

Three control signals are RD, WR & ALE.

- **RD** This signal indicates that the selected IO or memory device is to be read and is ready for accepting data available on the data bus.
- **WR** This signal indicates that the data on the data bus is to be written into a selected memory or IO location.
- ALE It is a positive going pulse generated when a new operation is started by the microprocessor. When the pulse goes high, it indicates address. When the pulse goes down it indicates data.

# Three status signals are IO/M, S0 & S1.

#### IO/M

This signal is used to differentiate between IO and Memory operations, i.e. when it is high indicates IO operation and when it is low then it indicates memory operation.

#### S1 & S0

These signals are used to identify the type of current operation.

## Power supply

There are 2 power supply signals – VCC & VSS. VCC indicates +5v power supply and VSS indicates ground signal.

## Clock signals

There are 3 clock signals, i.e. X1, X2, CLK OUT.

- X1, X2 A crystal (RC, LC N/W) is connected at these two pins and is used to set frequency of the internal clock generator. This frequency is internally divided by 2.
- CLK OUT This signal is used as the system clock for devices connected with the microprocessor.

## Interrupts & externally initiated signals

Interrupts are the signals generated by external devices to request the microprocessor to perform a task. There are 5 interrupt signals, i.e. TRAP, RST 7.5, RST 6.5, RST 5.5, and INTR. We will discuss interrupts in detail in interrupts section.

- INTA It is an interrupt acknowledgment signal.
- **RESET IN** This signal is used to reset the microprocessor by setting the program counter to zero.
- RESET OUT This signal is used to reset all the connected devices when the microprocessor is reset.
- READY This signal indicates that the device is ready to send or receive data. If READY is low, then the CPU has to wait for READY to go high.
- HOLD This signal indicates that another master is requesting the use of the address and data buses.
- HLDA (HOLD Acknowledge) It indicates that the CPU has received the HOLD request and it will relinquish the bus in the next clock cycle. HLDA is set to low after the HOLD signal is removed.

#### Serial I/O signals

There are 2 serial signals, i.e. SID and SOD and these signals are used for serial communication.

- SOD (Serial output data line) The output SOD is set/reset as specified by the SIM instruction.
- **SID** (Serial input data line) The data on this line is loaded into accumulator whenever a RIM instruction is executed.

#### ADDRESSING MODES IN 8085

The way of specifying data to be operated by an instruction is called addressing mode.

The 8085 microprocessor has several addressing modes that are used to access memory locations. Some of the most commonly used addressing modes in the 8085 microprocessor are:

## 1) Immediate Addressing Mode

In this addressing mode, the data on which the operation is to be performed is mentioned in the instruction. Instead of specifying an address, the instruction specifies an operand along with the operation that is to be performed. The instruction is 2 bytes when there is 8-bit data and 4 bytes when there is 16-bit data.

Examples of instructions that use immediate addressing mode are:

MVI B 05 - This instruction transfers the immediate data, that is 05, to register B.

## 2) Register Addressing Mode

In this addressing mode, the instruction mentions a register which stores some data. The operation specified by the instruction is performed in the register specified by it. The instruction can also specify two registers. The size of the instructions in register addressing mode is 1 byte. The instruction's opcode includes both the register and the operation to be performed.

Examples of instructions that use register addressing mode are:

**ADD B** – This instruction adds the data within register B with the data in the accumulator and stores the result in the accumulator.

**INR B** – This instruction increases the data stored in register B by 1.

**MOVE B, D –** This instruction moves the content of register D to register.

Therefore the operation is performed within various registers of the microprocessor.

## 3) Direct addressing mode

In this addressing mode, the instruction specifies some address which stores the data. This memory location is mentioned in the instruction as an operand. The size of an instruction in the direct addressing mode is 3 bytes. However, input/output instructions in direct addressing mode are 2 bytes.

Examples of instructions that use direct addressing mode are:

**IN 35** – This instruction reads the data from a port. The address of the port is 35.

**LHLD address** – This instruction loads the data stored in the memory location specified by 'address' into the HL pair.

**LDA 2050** – This instruction stores the contents of the memory location 2050H into the accumulator.

**STA 2050** – This instruction stores the contents of the accumulator in the memory location 2050H.

# 4) Register Indirect addressing mode

In this addressing mode, the data on which the operation is to be performed is stored in some memory location. This memory location is specified in a register pair. The instruction then specifies this register pair.

Examples of instructions that use register indirect addressing mode are:

**LDAX B** – This instruction loads the contents stored in the memory location specified by the register pair BC into the accumulator.

**LXIH 9500** – This instruction stores the address '9500' into the HL pair.

**MOV A, M –** This instruction moves the contents stored in the address specified by the HL pair into the accumulator.

## 5) Implied/Implicit addressing mode

In this addressing mode, the operand is described implicitly in the definition of the instruction. The operand is specified with the opcode of the instruction. The size of an implied addressing mode instruction is 1 byte. The instructions generally operate on data stored in the accumulator.

Examples of instructions that use implied addressing mode are as follows:

RRC - This instruction rotates the contents of the accumulator to the right by one bit.

**RLC** – This instruction rotates the contents of the accumulator to the left by one bit.

**CMA** – This instruction complements the content stored in the accumulator. The result is then stored in the accumulator itself.

| Exe          | ercise                                                                                                                      |                             |         |                                                                                                    |                          |  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------|----------------------------------------------------------------------------------------------------|--------------------------|--|--|--|
| Sel<br>1.    |                                                                                                                             |                             |         |                                                                                                    |                          |  |  |  |
| 1.           | (i) Motorola<br>(iii)                                                                                                       | (II) TOSNIDA                | (111)   | intei                                                                                              | (iv) Z ilog              |  |  |  |
| 2.           |                                                                                                                             | V power supply              | /:::\   | .12                                                                                                | (i.) 12                  |  |  |  |
| 2.           | (i) +5<br>(i)                                                                                                               | (ii) −5                     | (111)   | +12                                                                                                | (iv) -12                 |  |  |  |
| 3.           | There are fla                                                                                                               |                             | <b></b> |                                                                                                    | <i>(</i> , ), 5          |  |  |  |
| 3.           | (i) 8<br>(iv)                                                                                                               | (ii) 2                      | (iii)   | 3                                                                                                  | (iv) 5                   |  |  |  |
| <b>4. 4.</b> | The register in the CPU that keeps trace fetched from program memory is called to (i) Program counter (iii) Accumulator (i) |                             |         | ck of the address of the next instruction to be the  (ii) Instruction register  (iv) Stack pointer |                          |  |  |  |
| 5.           | Intel 4004 is<br>(i) 4                                                                                                      | bit microprocessor. (ii) 44 | (iii)   | 8                                                                                                  | (iv) 16                  |  |  |  |
| 5.           | (i)                                                                                                                         | ( )                         | ( )     |                                                                                                    | ( ) -                    |  |  |  |
| 6.           |                                                                                                                             |                             |         |                                                                                                    | of bits are kept unused. |  |  |  |
| 6.           | (i) 5<br>(ii)                                                                                                               | (ii) 3                      | (111)   | 4                                                                                                  | (iv) 2                   |  |  |  |
| 7.           |                                                                                                                             | pair for 8085 microp        |         |                                                                                                    | (;) DE                   |  |  |  |
| 7.           | (i) BC<br>(iii)                                                                                                             | (ii) HL                     | (111)   | SP                                                                                                 | (iv) DE                  |  |  |  |
| 8.           |                                                                                                                             | cy of 8085 is               |         |                                                                                                    |                          |  |  |  |
| 8.           | (iii) 6MHZ, 5 MHZ                                                                                                           | (ii) 3 MHz, 6 MHz           | (111)   | O IVIMZ, SIVIMZ                                                                                    | (IV) S MHZ, S MHZ        |  |  |  |

| 9.         | This means that the                                          | result is                            |                                    | r of 8085 contains 04 H.           |
|------------|--------------------------------------------------------------|--------------------------------------|------------------------------------|------------------------------------|
| 9.         | (i) Positive                                                 | (ii) Negative                        | (iii) Floating                     | (iv) None of these                 |
| 10.<br>10. | <ul><li>(i) Registers</li><li>(iii) Timing and con</li></ul> | ains storage device o                | called<br>(ii) ALU<br>(iv) Counter |                                    |
| 11.<br>11. | (i) Trap                                                     | vectored interrupt.<br>(ii) INTR     | (iii) RST 7.5                      | (iv) RST 6.5                       |
| 12.<br>12. | (i) SID                                                      | ssor, serial data from<br>(ii) SOD   |                                    | eceived onpin.<br>(iv) READY       |
|            | flag bit is (i) S (iii)                                      | reset, when flag resi<br>(ii) Z      | ster content is D4H.<br>(iii) CY   |                                    |
|            | regis<br>and not for any othe<br>(i) ACC<br>(iii)            | er purpose.                          | sed during arithmetio              | cal and logical operations (iv) SP |
| 15.<br>15. | unused.<br>(i) 5                                             | r of 8085 micropro                   | cessor r                           | number of bits are kept            |
| 16.<br>16. | (i) SID                                                      | ssor, serial data from<br>(ii) SOD   |                                    | eceived on pin.<br>(iv) READY      |
| 17.<br>17. | (i) Trap (ii)                                                |                                      | (iii) RST 7.5                      | (iv) RST 6.5                       |
| 18.<br>18. | (i) 3 MHZ                                                    | equency of 8085 is _<br>(ii) 100 MHz | (iii) 1 MHz                        | (iv) 20 MHz                        |
| 19.<br>19. | (i) BC                                                       | pair for 8085 micro–<br>(ii) HL      | processor is<br>(iii) SP           | (iv) DE                            |

| 20.                               |                              | flag bit i                                           | s reset, when flag re                                                    | sister content is D4F            | ┧.                         |
|-----------------------------------|------------------------------|------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------|----------------------------|
| 20.                               | (i)                          | S                                                    | (ii) Z                                                                   |                                  | (iv) AC                    |
| 21.                               | not                          | for any other pu                                     | rpose.                                                                   | -                                | nd logical operations and  |
| 21.                               |                              | ACC                                                  | (ii) B                                                                   | (iii) TEMP                       | (iv) SP                    |
| 22.                               |                              | is a 32 bit m<br>8086                                | nicroprocessor.<br>(ii) 80386                                            | (iii) Intel Pentium              | (iv) M68000                |
| 22.                               |                              |                                                      | ()                                                                       | ()                               | (**,                       |
|                                   | (i)                          |                                                      | ne way data path fro<br>(ii) Address                                     |                                  |                            |
| 24.<br>24.                        | (i)                          | AP is a non–mas<br>highest                           | kable interrupt with _<br>(ii) lowest                                    | priority.<br>(iii) intermediate  | (iv) no                    |
| <ul><li>25.</li><li>25.</li></ul> | (i)<br>(ii)<br>(iii)<br>(iv) | Bidirectional<br>Unidirectional<br>Either Unidirecti | roprocessor, data bu<br>onal or Bidirectional<br>ctional nor Bidirection |                                  | accumulator is             |
| 26.<br>26.                        | (i)                          | is Non–mask<br>TRAP                                  | able Interrupt.<br>(ii) RST 7.5                                          | (iii) RST 6.5                    | (iv) RST 5.5               |
| 27.<br>27.                        | (i)                          | ro-processor 80<br>Motorla                           | 85 belongs to<br>(ii) Zilong                                             | _ Company.<br>(iii) Intel        | (iv) Toshiba               |
| 28.                               | In 8<br>pin.                 |                                                      | ssor, serial data is o                                                   | utputted to the exter            | rnal device through        |
| 28.                               | (i)                          |                                                      | (ii) SOD                                                                 | (iii) S <sub>0</sub>             | (iv) S <sub>1</sub>        |
| 29.                               | In 8                         | ·                                                    | essor, pin                                                               | is the only output               | terminal interrupt control |
| 29.                               | (i)                          |                                                      | (ii) IN IR                                                               | (iii) RST 7.5                    | (iv) INTA                  |
| 30.<br>30.                        | (i)                          | pin of Mic                                           | cro-processor 8085 i<br>(ii) READY                                       | n never tr. Stated.<br>(iii) ALE | (iv) HOLD                  |

| 31.         | ALU is bit ur                                                                       | nit in   | 8085 Microproce   | esso  | r.                 |              |                        |  |
|-------------|-------------------------------------------------------------------------------------|----------|-------------------|-------|--------------------|--------------|------------------------|--|
| 31.         | (i) 8<br>(i)                                                                        | (ii)     | 16                | (iii) | 32                 | (iv)         | 64                     |  |
| 22          | Mioro processor T                                                                   | 010      | ) io o bit        | Mio   | ro procesor        |              |                        |  |
|             | Micro-processor T                                                                   |          |                   |       |                    | /:\          | 40                     |  |
|             |                                                                                     | (11)     | 8                 | (III) | 12                 | (iv)         | 16                     |  |
| 32.         | (iii)                                                                               |          |                   |       |                    |              |                        |  |
|             |                                                                                     |          |                   |       |                    |              |                        |  |
| 33.         | pin of 8                                                                            | 085      | MPU is multiplex  | ced.  |                    |              |                        |  |
|             | (i) IO/M                                                                            |          |                   |       | CID                | /i. /\       | ۸۱۵                    |  |
|             |                                                                                     | (11)     | HOLD              | (111) | טוט                | (IV)         | ALE                    |  |
| 33.         | (i)                                                                                 |          |                   |       |                    |              |                        |  |
|             |                                                                                     |          |                   |       |                    |              |                        |  |
| 34.         | There are f                                                                         | lags     | in Micro-proces   | sor 8 | 3085.              |              |                        |  |
|             |                                                                                     | (ii)     |                   |       |                    | (iv)         | 16                     |  |
|             |                                                                                     | (11)     | O                 | ()    | J                  | (11)         | 10                     |  |
| 34.         | (III)                                                                               |          |                   |       |                    |              |                        |  |
|             |                                                                                     |          |                   |       |                    |              |                        |  |
| 35.         | Micro-processor 80                                                                  | 085 I    | nas bit wi        | de d  | ata bus.           |              |                        |  |
|             | (i) 8                                                                               | (ii)     | 16                | (iii) | 32                 | (iv)         | 64                     |  |
| 35.         | . ,                                                                                 | ` ,      |                   | ` '   |                    | ` '          |                        |  |
|             | (.)                                                                                 |          |                   |       |                    |              |                        |  |
| 26          | 6 is used to store 8 bit opcode is 8085.                                            |          |                   |       |                    |              |                        |  |
| <b>30.</b>  |                                                                                     |          |                   |       |                    | <i>(</i> · \ | A Late .               |  |
|             | (i) IR                                                                              | (11)     | PC                | (III) | SP                 | (IV)         | Accumulator            |  |
| 36.         | (i)                                                                                 |          |                   |       |                    |              |                        |  |
|             |                                                                                     |          |                   |       |                    |              |                        |  |
| 37.         | In 8085 Microproce                                                                  | ssor     | Pin in use        | d fo  | r demultiplexing   | of a         | ddress/data bus.       |  |
|             |                                                                                     |          |                   |       | _                  |              |                        |  |
|             | • •                                                                                 | (11)     | ALE               | (111) | IO / IVI           | (IV)         | HOLD                   |  |
| 37.         | (ii)                                                                                |          |                   |       |                    |              |                        |  |
|             |                                                                                     |          |                   |       |                    |              |                        |  |
| 38.         | 8. When RST 7.5 vector interrupt is activated in 8085 microprocessor the control is |          |                   |       |                    |              |                        |  |
|             | transferred to                                                                      |          | •                 |       |                    |              |                        |  |
|             | (i) 0024 H                                                                          | <br>/ii\ | 002C H            | /iii\ | 0034 H             | (iv/)        | 003C H                 |  |
| 20          |                                                                                     | (11)     | 002011            | (111) | 003411             | (17)         | 003011                 |  |
| 38.         | (IV)                                                                                |          |                   |       |                    |              |                        |  |
|             |                                                                                     |          |                   |       |                    |              |                        |  |
| 39.         | The flag register of                                                                | 808      | 5 microprocesso   | r cor | ntains flag        | s.           |                        |  |
|             | (i) 8                                                                               | (ii)     | 3                 | (iii) | 7                  | (iv)         | 5                      |  |
| 39.         |                                                                                     | ` ,      |                   | ` '   |                    | ` '          |                        |  |
|             | ()                                                                                  |          |                   |       |                    |              |                        |  |
| 40          | In CDI I the registe                                                                | r wh     | ich koone the tra | ok o  | f addrage of payt  | inc          | truction to be fotched |  |
| 40.         |                                                                                     | ı vvii   | ich keeps ine na  | CK U  | i address of flexi | . 1115       | truction to be fetched |  |
|             | is called                                                                           |          |                   |       |                    |              |                        |  |
|             | (i) Instruction Reg                                                                 | ister    | ,                 | (ii)  | Program Counte     | er           |                        |  |
|             | (ii) Stack Pointer                                                                  |          |                   | (iv)  | Accumulator        |              |                        |  |
| 40.         | . ,                                                                                 |          |                   |       |                    |              |                        |  |
| . • •       | \···/                                                                               |          |                   |       |                    |              |                        |  |
| 11          | Intel 8085 is a/an _                                                                |          | hit Microproses   | cor   |                    |              |                        |  |
| <b>→</b> I. |                                                                                     |          | •                 |       | 0                  | /i)          | 20                     |  |
|             | (i) 16                                                                              | (ii)     | 4                 | (iii) | δ                  | (iv)         | 32                     |  |
| 41.         | (iii)                                                                               |          |                   |       |                    |              |                        |  |

| ii)<br>1icr<br>)<br>) | oprocessor 808<br>Intel | 35 is (ii)                                                                                      | 16 bit data<br>manufactured b<br>Motorola                                                                                 | у                                                                                                                                                                      |                                                                                                                                                                                                 |                                                                                                                                                                                                                                      | 8 bit data  Toshiba                                                                                                                                                                                                         |
|-----------------------|-------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| /<br>(licr<br>()      | Intel                   | (ii)                                                                                            |                                                                                                                           |                                                                                                                                                                        |                                                                                                                                                                                                 | (iv)                                                                                                                                                                                                                                 | Toshiba                                                                                                                                                                                                                     |
| )                     | Intel                   | (ii)                                                                                            |                                                                                                                           |                                                                                                                                                                        |                                                                                                                                                                                                 | (iv)                                                                                                                                                                                                                                 | Toshiba                                                                                                                                                                                                                     |
| )                     |                         |                                                                                                 | Motorola                                                                                                                  | (iii)                                                                                                                                                                  | Zilog                                                                                                                                                                                           | (iv)                                                                                                                                                                                                                                 | Toshiba                                                                                                                                                                                                                     |
|                       | bits of flag re         |                                                                                                 |                                                                                                                           |                                                                                                                                                                        |                                                                                                                                                                                                 | ` '                                                                                                                                                                                                                                  |                                                                                                                                                                                                                             |
|                       | bits of flag re         |                                                                                                 |                                                                                                                           |                                                                                                                                                                        |                                                                                                                                                                                                 |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                             |
|                       |                         | aiste                                                                                           | er of 8085 Micro                                                                                                          | proc                                                                                                                                                                   | essor are unuse                                                                                                                                                                                 | d.                                                                                                                                                                                                                                   |                                                                                                                                                                                                                             |
| )                     |                         |                                                                                                 |                                                                                                                           |                                                                                                                                                                        |                                                                                                                                                                                                 | (iv)                                                                                                                                                                                                                                 | 4                                                                                                                                                                                                                           |
| ii)                   |                         | ( )                                                                                             |                                                                                                                           | ` ,                                                                                                                                                                    |                                                                                                                                                                                                 | ` ,                                                                                                                                                                                                                                  |                                                                                                                                                                                                                             |
|                       |                         |                                                                                                 |                                                                                                                           | hat                                                                                                                                                                    | keeps the track                                                                                                                                                                                 | of                                                                                                                                                                                                                                   | the address of next                                                                                                                                                                                                         |
| )                     | Program Count           | er                                                                                              |                                                                                                                           | (ii)                                                                                                                                                                   | Stack Pointer                                                                                                                                                                                   |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                             |
|                       | Program Status          | Wor                                                                                             | rd                                                                                                                        | (iv)                                                                                                                                                                   | Instruction Regi                                                                                                                                                                                | ister                                                                                                                                                                                                                                |                                                                                                                                                                                                                             |
| )                     |                         |                                                                                                 |                                                                                                                           |                                                                                                                                                                        |                                                                                                                                                                                                 |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                             |
|                       |                         |                                                                                                 | •                                                                                                                         |                                                                                                                                                                        | 207                                                                                                                                                                                             |                                                                                                                                                                                                                                      | <b>TD.1.D</b>                                                                                                                                                                                                               |
| •                     | RS1 5.5                 | (11)                                                                                            | RS1 6.5                                                                                                                   | (III)                                                                                                                                                                  | RS1 7.5                                                                                                                                                                                         | (IV)                                                                                                                                                                                                                                 | TRAP                                                                                                                                                                                                                        |
| v)                    |                         |                                                                                                 |                                                                                                                           |                                                                                                                                                                        |                                                                                                                                                                                                 |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                             |
|                       |                         |                                                                                                 |                                                                                                                           |                                                                                                                                                                        |                                                                                                                                                                                                 |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                             |
|                       |                         |                                                                                                 |                                                                                                                           |                                                                                                                                                                        | <b>1</b> D                                                                                                                                                                                      |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                             |
| ii                    | i)<br>ne<br>(e)         | 1 i) ne register in 808 secutable instruction Program Count i) Program Status is non-ma RST 5.5 | 1 (ii) i) ne register in 8085 M secutable instruction is Program Counter i) Program Status Woo is non-maskab RST 5.5 (ii) | 1 (ii) 2 ine register in 8085 Microprocessor to ecutable instruction is Program Counter i) Program Status Word  is non-maskable interrupt in 8000 RST 5.5 (ii) RST 6.5 | 1 (ii) 2 (iii)  ne register in 8085 Microprocessor that recutable instruction is  Program Counter (ii) Program Status Word (iv)  is non-maskable interrupt in 8085.  RST 5.5 (ii) RST 6.5 (iii) | 1 (ii) 2 (iii) 3  ne register in 8085 Microprocessor that keeps the track recutable instruction is Program Counter (ii) Stack Pointer (iv) Instruction Region is non-maskable interrupt in 8085.  RST 5.5 (ii) RST 6.5 (iii) RST 7.5 | ne register in 8085 Microprocessor that keeps the track of recutable instruction is Program Counter (ii) Stack Pointer (iv) Instruction Register is non-maskable interrupt in 8085. RST 5.5 (ii) RST 6.5 (iii) RST 7.5 (iv) |